Share Email Print

Proceedings Paper

Development of electron-beam lithography for power semiconductor devices
Author(s): Vladimir A. Zlobin; Olga G. Vasiljeva
Format Member Price Non-Member Price
PDF $17.00 $21.00

Paper Abstract

The power semiconductor device made by employment of electron- beam lithography is considered. The ZBA-21 tool with modified data system was applied for lithography. Our exposure strategy was developed for increase of writing speed. The analytical solution for the optimum beam size was obtained, and the lower limit of maximum beam size has been calculated for layouts of power semiconductor devices. A new translation program dividing layout on standard figures was used. At the output this program gives the rectangles having widths with divisible sizes. The maximum beam size is chosen as greater common divisor of these sizes. This strategy permits to use the beam current more effectively, to decrease waste time on dynamic focusing, and to smooth the temperature field. The making of static induction thyristor by employment of electron-beam lithography is cited as an example. The reproducibility of element's sizes on wafer has been investigated.

Paper Details

Date Published: 7 July 1997
PDF: 7 pages
Proc. SPIE 3048, Emerging Lithographic Technologies, (7 July 1997);
Show Author Affiliations
Vladimir A. Zlobin, All-Russian Electrotechnical Institute (Russia)
Olga G. Vasiljeva, All-Russian Electrotechnical Institute (Russia)

Published in SPIE Proceedings Vol. 3048:
Emerging Lithographic Technologies
David E. Seeger, Editor(s)

© SPIE. Terms of Use
Back to Top
Sign in to read the full article
Create a free SPIE account to get access to
premium articles and original research
Forgot your username?