Share Email Print
cover

Proceedings Paper

A High Performance Convolution Processor
Author(s): J. F. Cote; C. Collet; D. D. Haule; A. S. Malowany
Format Member Price Non-Member Price
PDF $14.40 $18.00

Paper Abstract

This paper summarizes the design of a convolution processor card that is very low in cost, easy to use and most importantly, performs a 9x9 convolution in less than a second. Its high-performance is attributed to a VLSI systolic convolution cell which has been designed in our laboratories and to an efficient supporting data path architecture. The new Intel 82258 Advanced DMA Controller is used to perform each pixel transfer to and from the host computer's memory. Due to the DMA's software programmability, pictures of any size can be processed. The circuit is assembled on a 36 column MULTIBUS bus card and is installed on an Intel System 310 running iRMX 286 real-time multitasking operating system.

Paper Details

Date Published: 25 October 1988
PDF: 7 pages
Proc. SPIE 1001, Visual Communications and Image Processing '88: Third in a Series, (25 October 1988); doi: 10.1117/12.968988
Show Author Affiliations
J. F. Cote, McGill University (Canada)
C. Collet, McGill University (Canada)
D. D. Haule, McGill University (Canada)
A. S. Malowany, McGill University (Canada)


Published in SPIE Proceedings Vol. 1001:
Visual Communications and Image Processing '88: Third in a Series
T. Russell Hsing, Editor(s)

© SPIE. Terms of Use
Back to Top