Share Email Print

Proceedings Paper

VLSI design of low-leakage single-ended 6T SRAM cell
Author(s): S. Solanki; F. Frustaci; P. Corsonello
Format Member Price Non-Member Price
PDF $14.40 $18.00

Paper Abstract

Aggressive CMOS scaling results in significant increase of leakage current in MOS transistors manufactured in deep submicron regime. Consequently low power SRAM design becomes an important criteria in design of VLSI circuits. In this work, a new six transistor (6T) SRAM cell based on dual threshold voltage and dual power supply techniques, has been proposed for low leakage SRAM design. The proposed cell has been compared to the conventional 6T-SRAM, using the 65 nm technology. Compared to conventional six transistor (6T) SRAM cell, new 6T SRAM cell reduces leakage power consumption by 72.6%. Furthermore, the proposed SRAM cell shows no area overhead and comparable read/ writes speed as compared to conventional 6T SRAM cell.

Paper Details

Date Published: 3 May 2011
PDF: 6 pages
Proc. SPIE 8067, VLSI Circuits and Systems V, 80670R (3 May 2011); doi: 10.1117/12.886851
Show Author Affiliations
S. Solanki, Univ. of Calabria (Italy)
F. Frustaci, Univ. of Calabria (Italy)
P. Corsonello, Univ. of Calabria (Italy)

Published in SPIE Proceedings Vol. 8067:
VLSI Circuits and Systems V
Teresa Riesgo; Eduardo de la Torre-Arnanz, Editor(s)

© SPIE. Terms of Use
Back to Top