Share Email Print
cover

Proceedings Paper

Patterning process study for 30nm hole
Author(s): Kilyoung Lee; Cheolkyu Bok; Jaeheon Kim; Byounghoon Lee; Jongsik Bang; Hyunkyung Shim; Sungjin Kim; James Moon; Donggyu Yim; Sung-Ki Park
Format Member Price Non-Member Price
PDF $14.40 $18.00

Paper Abstract

In order to continue scaling down the feature sizes of the devices until extreme ultraviolet lithography (EUVL) reaches to production capability, the alternative methods such as double patterning technology (DPT) and spacer patterning technology (SPT) are applied for half pitch (hp) 2x~3x nm line / space imaging. In the storage node of DRAM, both stable hole patterning and high dielectric constant (ε) material development are key factors to secure the capacitance. In terms of hole patterning, we anticipate that hp 4x nm hole will be possible with combination of vertical and horizontal lines. However, the patterning process for hp 3x nm hole has to find a solution in trade-off relationship between process stability, complexity and cost of ownership (CoO) until EUVL is accomplished. In this paper, we will demonstrate 3x nm hole patterning process using double patterning technology combined with negative tone development (NTD). Contrary to general method (positive tone development with dark field mask) for hole patterning, intention to use NTD with bright field mask will first be discussed. Evaluation and analysis of the simulated and experimental results will be discussed for block CD uniformity improvement. In addition to patterning, overlay performance will be tested through NXT 1950i to confirm DPT process feasibility. Finally, process integrations including etch process will be demonstrated.

Paper Details

Date Published: 16 April 2011
PDF: 10 pages
Proc. SPIE 7972, Advances in Resist Materials and Processing Technology XXVIII, 79720P (16 April 2011); doi: 10.1117/12.880906
Show Author Affiliations
Kilyoung Lee, Hynix Semiconductor Inc. (Korea, Republic of)
Cheolkyu Bok, Hynix Semiconductor Inc. (Korea, Republic of)
Jaeheon Kim, Hynix Semiconductor Inc. (Korea, Republic of)
Byounghoon Lee, Hynix Semiconductor Inc. (Korea, Republic of)
Jongsik Bang, Hynix Semiconductor Inc. (Korea, Republic of)
Hyunkyung Shim, Hynix Semiconductor Inc. (Korea, Republic of)
Sungjin Kim, Hynix Semiconductor Inc. (Korea, Republic of)
James Moon, Hynix Semiconductor Inc. (Korea, Republic of)
Donggyu Yim, Hynix Semiconductor Inc. (Korea, Republic of)
Sung-Ki Park, Hynix Semiconductor Inc. (Korea, Republic of)


Published in SPIE Proceedings Vol. 7972:
Advances in Resist Materials and Processing Technology XXVIII
Robert D. Allen; Mark H. Somervell, Editor(s)

© SPIE. Terms of Use
Back to Top