Share Email Print
cover

Proceedings Paper

Dual port memory based parallel programmable architecture for DSP in FPGA
Format Member Price Non-Member Price
PDF $14.40 $18.00

Paper Abstract

This document presents a proposal of a new architecture for implementation of Digital Signal Processing (DSP) algorithms in Field-Programmable Gate Array (FPGA). The proposed approach uses the dual port memory for fast exchange of information between the processing units implemented in the FPGA. The special, parametrized scheme of interconnections between processing units has been also proposed, which allows to synthesize DSP system with customized number of processing units. The proposed interconnections scheme provides possibility to quickly transfer the data between processing units, at reasonable consumption of routing resources. The proposed architecture has been tested in simulations, and synthesized for real FPGA chips to verify its correctness.

Paper Details

Date Published: 15 September 2010
PDF: 8 pages
Proc. SPIE 7745, Photonics Applications in Astronomy, Communications, Industry, and High-Energy Physics Experiments 2010, 77451E (15 September 2010); doi: 10.1117/12.872828
Show Author Affiliations
Wojciech M. Zabolotny, Warsaw Univ. of Technology (Poland)


Published in SPIE Proceedings Vol. 7745:
Photonics Applications in Astronomy, Communications, Industry, and High-Energy Physics Experiments 2010
Ryszard S. Romaniuk, Editor(s)

© SPIE. Terms of Use
Back to Top