Share Email Print

Proceedings Paper

A decoder architecture for advanced video coding standard
Author(s): Dianfu Li; Lu Yu; Jie Dong
Format Member Price Non-Member Price
PDF $14.40 $18.00

Paper Abstract

In this paper, we describe a VLSI architecture of video decoder for AVS (Audio Video Coding Standard). The system architecture, as well as the design of major function-specific processing units (VAriable Length Decoder, Deblocking Filter), is discussed. Analyzing the architecture of decoder system and the feature of each processing unit, we develop a system controller combined the centralized and decentralized control scheme, which provides high efficient communication between the processing units and minimizes the size of interconnected buffers. A bus-arbitration algorithm named Token Ring algorithm is designed to control the allocation of the SDRAM bus. This algorithm can avoid the conflicts on bus and reduce the internal buffer size, and its control logic is simple. Our simulation shows that this architecture can meet the requirement of AVS Jizhun Profile@4.0 level real time decoding, without a high cost in hardware and clock rate. Moreover, some design idea in the AVS decoder can be expanded to H.264 because of the similarity between the two video coding standards.

Paper Details

Date Published: 24 June 2005
PDF: 10 pages
Proc. SPIE 5960, Visual Communications and Image Processing 2005, 59606P (24 June 2005); doi: 10.1117/12.633201
Show Author Affiliations
Dianfu Li, Zhejiang Univ. (China)
Lu Yu, Zhejiang Univ. (China)
Jie Dong, Zhejiang Univ. (China)

Published in SPIE Proceedings Vol. 5960:
Visual Communications and Image Processing 2005
Shipeng Li; Fernando Pereira; Heung-Yeung Shum; Andrew G. Tescher, Editor(s)

© SPIE. Terms of Use
Back to Top