Share Email Print
cover

Proceedings Paper

Controlling line-edge rougness to within reasonable limits
Author(s): Jonathan L. Cobb; Shahid Rauf; Aaron Thean; S. Dakshina-Murthy; Tab Stephens; Colita Parker; Richard D. Peters; Vivek Rao
Format Member Price Non-Member Price
PDF $14.40 $18.00
cover GOOD NEWS! Your organization subscribes to the SPIE Digital Library. You may be able to download this paper for free. Check Access

Paper Abstract

The 2001 edition of the International Technology Roadmap for Semiconductors establishes line-edge roughness (LER) requirements for patterned resist lines. Little is known, however, about how LER affects device performance or about how much LER is acceptable for a given technology. Our work seeks to answer these questions by combining process modeling, three-dimensional (3D) device modeling, and experiment to investigate the amount of LER that can be varied by process conditions and the levels to which LER must be controlled. Our process models show the expected trade-offs between resist diffusion, LER, and resolution, and they show that much of the high-frequency, high-amplitude roughness can be reduced through appropriate etch and implant diffusion processes. The low-frequency roughness, on the other hand, is much harder to eliminate. Experimentally, we have found that the aerial image quality and the etch process have the largest effect on the edge roughness transferred to polysilicon lines, and the roughness after etch is distributed over a broad range of frequencies. The 3D device models indicate that the amount of roughness that gets transferred to the junctions will dominate the electrical behavior, and the effects will likely be different for PMOS devices than NMOS devices.

Paper Details

Date Published: 12 June 2003
PDF: 8 pages
Proc. SPIE 5039, Advances in Resist Technology and Processing XX, (12 June 2003); doi: 10.1117/12.485169
Show Author Affiliations
Jonathan L. Cobb, Motorola Digital DNA Labs. (United States)
Shahid Rauf, Motorola Digital DNA Labs. (United States)
Aaron Thean, Motorola Digital DNA Labs. (United States)
S. Dakshina-Murthy, Advanced Micro Devices, Inc. (United States)
Tab Stephens, Motorola Digital DNA Labs. (United States)
Colita Parker, Motorola Digital DNA Labs. (United States)
Richard D. Peters, Motorola Digital DNA Labs. (United States)
Vivek Rao, Motorola Digital DNA Labs. (United States)


Published in SPIE Proceedings Vol. 5039:
Advances in Resist Technology and Processing XX
Theodore H. Fedynyshyn, Editor(s)

© SPIE. Terms of Use
Back to Top